# The Enabler of Low-Power Systems-on-Chip EDA Solutions Missing EDA Links

### OPTIMIZE MONTE CARLO ANALYSIS

Accelerating Monte Carlo Analysis is crucial because designs in advanced process-node have much larger variation and need to run thousands or even millions of statistical simulations.

Thus, with SMASH 7.1, for circuits with thousands of MOS devices, Monte Carlo analysis has been sped-up by accelerating loading phase of each run by a factor of up to x3.



### NETLISTER SPEED IMPROVEMENT

In SLED 3.1, speed of netlister has been improved by a factor of x2, especially on large designs.

## SIMULATE S-PARAMETER DEVICES

SMASH 7.1 introduces S-Parameter devices.

S-Parameters describe the behavior of linear electrical n-port networks.

SMASH supports S-Parameter devices defined by Touchstone file format (version 1.0 or 2.0). Touchstone files contain information about parameter data of linear active devices, passive filters, passive devices, or interconnect networks.

SMASH 7.1 supports S-Parameters devices for operating-point analysis, small signal (AC) and large signal (DC) analyses.

**Follow** us

### ANALOG DESIGN WITH MILLIONS OF MOS

Since releases 7.0, as a 64-bit native application, SMASH handles larger circuits such as memories with millions of MOS transistors.

With SMASH 7.1, the loading time and the memory consumption of these large circuits have been substantially improved. The loading time is improved by a factor of up to x100, and the memory consumption is reduced by 30%.



### FFT AND JITTER

You

Tub

SMASH 7.1 improves handling of .FFT and .JITTER directives to enable their use in sub-circuit instances and to automatically generate the required waveforms (with implicit .PRINT directives).

| test_1.pat ×                                                                                                                                                                                                                                                                                               |                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| SP0 IN OUT0 mname=model_s0<br>.model model_s0 S TSTONEFILE = touchstone_file<br>+ INTERPOLATION = LINEAR<br>+ LOWPASS = 2<br>+ HIGHPASS = 0                                                                                                                                                                | .s2p                                                        |
| touchstone_file.s2p ×                                                                                                                                                                                                                                                                                      |                                                             |
| <pre># MHZ S MA R 10000 8.7500000 0.00357593049000 -174.62200000000 17.5000000 0.00362742894000 -169.35100000000 26.2500000 0.00371173455000 -164.28300000000 35.0000000 0.00382659957000 -159.49300000000 43.7500000 0.00396946656000 -155.03200000000 52.5000000 0.00413736849000 -150.92600000000</pre> | 0.993<br>0.993<br>0.993<br>0.993<br>0.993<br>0.993<br>0.993 |

# The Enabler of Low-Power Systems-on-Chip EDA Solutions Missing EDA Links

### EXPORT SCHEMATICS TO CADENCE

To improve the interoperability of the Dolphin Solutions, SLED 3.1 provides a command to convert a SLED design (Libraries, Cells, Schematics, Symbols) into a CADENCE Virtuoso design.



This command takes as input a mapping file that can be created using 2 scripts:

- One Tcl script to extract cells data from the SLED libraries of a design and generate a skeleton of the mapping file.
- One Skill script to extract cells data from the libraries of a CADENCE Design Kit that can then be used to complete the mapping file manually.

### WAVEFORM VIEWER ENHANCEMENT

In advanced process nodes, the number of device parameters is becoming more important. To help our users find specific parameter for drawing, SMASH 7.1 provides a filter box at the bottom of the Advanced Parameters panel.

To open this Advanced Parameters panel, you have to click on the "Show Parameters" button at the top of the circuit tab.

| Boromotor N       |       | Value | Linit | Dece                  | rintion                                                            |                           |               |
|-------------------|-------|-------|-------|-----------------------|--------------------------------------------------------------------|---------------------------|---------------|
| marameterina      | ame   | value | Unit  | Desc                  | npuon                                                              |                           |               |
|                   | 10    | 0     |       | Drain                 | current                                                            |                           |               |
|                   | 10    | 0     | A .   | Gale current          |                                                                    |                           |               |
|                   | 10    | 0     |       | Dulla                 | e current                                                          |                           |               |
|                   | 10    | 0     |       | DUIKI                 | d eument                                                           |                           |               |
|                   | 12    | 0     | - 10  | node                  | 2 current                                                          |                           |               |
|                   | 12    | 0     | -     | node                  | 2 current                                                          |                           |               |
|                   | 13    | 0     | A .   | node 3 current        |                                                                    |                           |               |
|                   | 14    | 0     | ×     | noue                  | 4 current                                                          |                           |               |
| Internal Instai   | nce F | Param | eters |                       |                                                                    |                           |               |
| Parameter<br>Name | , V   | /alue | Unit  |                       | Descript                                                           | ion                       |               |
| POWER             |       | 0     |       | W                     | Dissipated power                                                   |                           |               |
| REGION            | l     | 0     |       | MOS<br>0, LIN<br>SAT: |                                                                    | egion. OFF:<br>1, SUB: 2, |               |
| N                 |       | 1     |       |                       | Parallel multiplicity                                              |                           |               |
| NE                |       | 1     |       | alias                 |                                                                    | of M                      |               |
| N M               | L     | 10u   |       | m                     | Width for                                                          | M=1                       |               |
|                   |       | 2u    |       | m                     | Length                                                             |                           |               |
| AS                |       | 6.4p  | r     | n2                    | Source a                                                           | rea                       |               |
| AC                |       | 6.4p  | 1     | n2                    | Drain are                                                          | за                        |               |
| PC                |       | 21u   |       | m                     | Drain pe                                                           | rimetrie                  | è             |
| PS                |       | 21 u  |       | m Source perim        |                                                                    | erimeti                   | ie            |
| NRC               | 2     | 1     | 8     | Sqr                   | Equivalent numb<br>of squares of the<br>drain diffusion for<br>M=1 |                           | be<br>e<br>or |
|                   |       | 1     | 8     | Gqr                   | Equivale<br>of square                                              | nt num<br>es of th        | be<br>e       |
|                   |       |       |       |                       | source d<br>M=1                                                    | iffusior                  | rti           |

#### SLED HOOKS

To allow users to adapt the behavior of SLED to their needs, SLED 3.1 provides functions to handle hooks.

User-defined C or Tcl functions associated to a hook will be executed when predefined event corresponding to the hook occur:

- sled\_on\_post\_init
- sled\_on\_pre\_load
- sled\_on\_post\_save
- sled\_on\_pre\_netlist
- ... and many more

#### LOAD ARCHIVE

SMASH can generate circuit archives, either with the .ARCHIVE directive, or with the "Tools > Generate Archive File" menu.

To ease circuit re-use, or circuit dispatching on computer farms, archives(\*) can now be loaded directly in batch mode by specifying the name of the zip file on the command line.

(\*) currently available if the archived circuit contains only Spice elements

#### **BSIM MODEL UPDATES**

SMASH 7.1 includes new MOSFET model releases:

- BSIM SOI v4.5: model for SOI (Silicon-On-Insulator) circuit designs, developed by University of California, Berkeley
- BSIM-IMG 102.8: Independent Multi-Gate model, developed by University of California, Berkeley. BSIM-IMG is an industry standard for FDSOI transistor simulations.

#### YOUR FEEDBACK MATTERS

To contribute suggestions and requests for the Dolphin EDA Solutions, please provide feedback on your user experience to support@dolphin-integration.com.

Follow us